产品详情

function clock generator number of outputs 4 output frequency (max) (mhz) 350 core supply voltage (v) 1.8, 2.5, 3.3 output supply voltage (v) 1.8, 2.5, 3.3 input type lvcmos, universal input, xtal output type hcsl, lvcmos, lvds operating temperature range (°c) -40 to 105 features i2c, integrated eeprom, pin programmable, serial interface rating catalog
function clock generator number of outputs 4 output frequency (max) (mhz) 350 core supply voltage (v) 1.8, 2.5, 3.3 output supply voltage (v) 1.8, 2.5, 3.3 input type lvcmos, universal input, xtal output type hcsl, lvcmos, lvds operating temperature range (°c) -40 to 105 features i2c, integrated eeprom, pin programmable, serial interface rating catalog
24 16 mm² 4 x 4
  • configurable high performance, low-power, frac-n pll with rms jitter with spurs (12 khz – 20 mhz, fout > 100 mhz) as:
    • integer mode:
      • differential output: 350 fs typical, 600 fs maximum
      • lvcmos output: 1.05 ps typical, 1.5 ps maximum
    • fractional mode:
      • differential output: 1.7 ps typical, 2.1 ps maximum
      • lvcmos output: 2.0 ps typical, 4.0 ps maximum
  • supports pcie gen1/2/3/4 with ssc and gen 1/2/3/4/5 without ssc
  • 2.335-ghz to 2.625-ghz internal vco
  • typical power consumption: 65 ma for 4-output channel, 23 ma for 1-output channel.
  • universal clock input, two reference inputs for redundancy
    • differential ac-coupled or lvcmos: 10 mhz to 200 mhz
    • crystal: 10 mhz to 50 mhz
  • flexible output clock distribution
    • 4 channel dividers: up to 5 unique output frequencies from 24 khz to 328.125 mhz
    • combination of lvds-like, lp-hcsl or lvcmos outputs on out0 – out4 pins
    • glitchless output divider switching and output channel synchronization
    • individual output enable through gpio and register
  • frequency margining options
    • dco mode: frequency increment/decrement with 10ppb or less step-size
  • fully-integrated, configurable loop bandwidth: 100 khz to 1.6 mhz
  • single or mixed supply for level translation: 1.8 v/2.5 v/3.3 v
  • configurable gpios and flexible configuration options
    • i2c-compatible interface: up to 400 khz
    • integrated eeprom with two pages and external select pin. in-situ programming allowed.
  • supports 100-ω systems
  • low electromagnetic emissions
  • small footprint: 24-pin vqfn (4 mm × 4 mm)
  • configurable high performance, low-power, frac-n pll with rms jitter with spurs (12 khz – 20 mhz, fout > 100 mhz) as:
    • integer mode:
      • differential output: 350 fs typical, 600 fs maximum
      • lvcmos output: 1.05 ps typical, 1.5 ps maximum
    • fractional mode:
      • differential output: 1.7 ps typical, 2.1 ps maximum
      • lvcmos output: 2.0 ps typical, 4.0 ps maximum
  • supports pcie gen1/2/3/4 with ssc and gen 1/2/3/4/5 without ssc
  • 2.335-ghz to 2.625-ghz internal vco
  • typical power consumption: 65 ma for 4-output channel, 23 ma for 1-output channel.
  • universal clock input, two reference inputs for redundancy
    • differential ac-coupled or lvcmos: 10 mhz to 200 mhz
    • crystal: 10 mhz to 50 mhz
  • flexible output clock distribution
    • 4 channel dividers: up to 5 unique output frequencies from 24 khz to 328.125 mhz
    • combination of lvds-like, lp-hcsl or lvcmos outputs on out0 – out4 pins
    • glitchless output divider switching and output channel synchronization
    • individual output enable through gpio and register
  • frequency margining options
    • dco mode: frequency increment/decrement with 10ppb or less step-size
  • fully-integrated, configurable loop bandwidth: 100 khz to 1.6 mhz
  • single or mixed supply for level translation: 1.8 v/2.5 v/3.3 v
  • configurable gpios and flexible configuration options
    • i2c-compatible interface: up to 400 khz
    • integrated eeprom with two pages and external select pin. in-situ programming allowed.
  • supports 100-ω systems
  • low electromagnetic emissions
  • small footprint: 24-pin vqfn (4 mm × 4 mm)

the cdce6214 is a four-channel, ultra-low power, medium grade jitter, clock generator that can generate five independent clock outputs selectable between various modes of drivers. the input source could be a single-ended or differential input clock source, or a crystal. the cdce6214 features a frac-n pll to synthesize unrelated base frequency from any input frequency. the cdce6214 can be configured through the i2c interface. in the absence of the serial interface, the gpio pins can be used in pin mode to configure the product into distinctive configurations.

on-chip eeprom can be used to change the configuration, which is pre-selectable through the pins. the device provides frequency margining options with glitch-free operation to support system design verification tests (dvt) and ethernet audio-video bridging (eavb). fine frequency margining is available on any output channel by steering the fractional feedback divider in dco mode.

internal power conditioning provides excellent power supply ripple rejection (psrr), reducing the cost and complexity of the power delivery network. the analog and digital core blocks operate from either a 1.8-v, 2.5-v, or 3.3-v ±5% supply, and output blocks operate from a 1.8-v, 2.5-v, or 3.3-v ±5% supply.

the cdce6214 enables high-performance clock trees from a single reference at ultra-low power with a small footprint. the factory- and user-programmable eeprom features make the cdce6214 an easy-to-use, instant-on clocking device with a low power consumption.

the cdce6214 is a four-channel, ultra-low power, medium grade jitter, clock generator that can generate five independent clock outputs selectable between various modes of drivers. the input source could be a single-ended or differential input clock source, or a crystal. the cdce6214 features a frac-n pll to synthesize unrelated base frequency from any input frequency. the cdce6214 can be configured through the i2c interface. in the absence of the serial interface, the gpio pins can be used in pin mode to configure the product into distinctive configurations.

on-chip eeprom can be used to change the configuration, which is pre-selectable through the pins. the device provides frequency margining options with glitch-free operation to support system design verification tests (dvt) and ethernet audio-video bridging (eavb). fine frequency margining is available on any output channel by steering the fractional feedback divider in dco mode.

internal power conditioning provides excellent power supply ripple rejection (psrr), reducing the cost and complexity of the power delivery network. the analog and digital core blocks operate from either a 1.8-v, 2.5-v, or 3.3-v ±5% supply, and output blocks operate from a 1.8-v, 2.5-v, or 3.3-v ±5% supply.

the cdce6214 enables high-performance clock trees from a single reference at ultra-low power with a small footprint. the factory- and user-programmable eeprom features make the cdce6214 an easy-to-use, instant-on clocking device with a low power consumption.

下载 观看带字幕的视频 视频

您可能感兴趣的相似产品

open-in-new
功能与比较器件相同但引脚有所不同
正在供货 采用网络同步和 baw 技术的超低抖动时钟发生器 this product has more robust jitter performance and built-in network synchronization capabilities.

技术文档

star =有关此产品的 ti 精选热门文档
未找到结果。请清除搜索并重试。
查看全部 3
类型 标题 下载最新的英语版本 日期
* 数据表 | 2020年 7月 2日
应用手册 | | 2023年 11月 29日
用户指南 2019年 11月 27日

设计和开发

如需其他信息或资源,请点击以下任一标题进入详情页面查看(如有)。

评估板

— cdce6214-q1evm

the cdce6214-q1 evalution module (evm) is an evaluation platform for the cdce6214-q1 ultra-low power clock generator. this
evaluation module provides an usb-based interface to access the i2c bus to communicate with the cdce6214-q1. pin control mode can set the device in a specific operation
用户指南:
ti.com 上无现货
设计工具

clock-tree-architect — 时钟树架构编程软件

时钟树架构是一款时钟树综合工具,可根据您的系统要求生成时钟树九游会国际娱乐的解决方案,从而帮助您简化设计流程。该工具从庞大的时钟产品数据库中提取数据,然后生成系统级多芯片时钟九游会国际娱乐的解决方案。
模拟工具

pspice-for-ti — 适用于 ti 设计和模拟工具的 pspice®

pspice® for ti 可提供帮助评估模拟电路功能的设计和仿真环境。此功能齐全的设计和仿真套件使用 cadence® 的模拟分析引擎。pspice for ti 可免费使用,包括业内超大的模型库之一,涵盖我们的模拟和电源产品系列以及精选的模拟行为模型。

借助 pspice for ti 的设计和仿真环境及其内置的模型库,您可对复杂的混合信号设计进行仿真。创建完整的终端设备设计和原型九游会国际娱乐的解决方案,然后再进行布局和制造,可缩短产品上市时间并降低开发成本。

在 pspice for ti 设计和仿真工具中,您可以搜索 ti (...)
封装 引脚 cad 符号、封装和 3d 模型
24

订购和质量

包含信息:
  • rohs
  • reach
  • 器件标识
  • 引脚镀层/焊球材料
  • msl 等级/回流焊峰值温度
  • mtbf/时基故障估算
  • 材料成分
  • 鉴定摘要
  • 持续可靠性监测
包含信息:
  • 制造厂地点
  • 封装厂地点

推荐产品可能包含与 ti 此产品相关的参数、评估模块或参考设计。

支持和培训

可获得 ti 工程师九游会国际娱乐的技术支持的 ti e2e™ 论坛

所有内容均由 ti 和社区贡献者按“原样”提供,并不构成 ti 规范。请参阅。

如果您对质量、包装或订购 ti 产品有疑问,请参阅 。​​​​​​​​​​​​​​

视频系列

视频